# New Design Methodologies for High Speed Low Power XOR-XNOR Circuits

Shiv Shankar Mishra, S. Wairya, R. K. Nagaria, and S. Tiwari

Abstract—New methodologies for XOR-XNOR circuits are proposed to improve the speed and power as these circuits are basic building blocks of many arithmetic circuits. This paper evaluates and compares the performance of various XOR-XNOR circuits. The performance of the XOR-XNOR circuits based on TSMC 0.18μm process models at all range of the supply voltage starting from 0.6V to 3.3V is evaluated by the comparison of the simulation results obtained from HSPICE. Simulation results reveal that the proposed circuit exhibit lower PDP and EDP, more power efficient and faster when compared with best available XOR-XNOR circuits in the literature.

*Keywords*—Exclusive-OR (XOR), Exclusive-NOR (XNOR), High speed, Low power, Arithmetic Circuits.

#### I. INTRODUCTION

WHILE the growth of the electronics market has driven the VLSI industry towards very high integration density and system on chip designs and beyond few GHz operating frequencies, critical concerns have been arising to the severe increase in power consumption and the need to further reduce it. Moreover, with the explosive growth the demand and popularity of portable electronics is driving designers to strive for smaller silicon area, higher speeds, longer battery life, and more reliability. Power is one of the premium resources a designer tries to save when designing a system. The XOR-XNOR circuits are basic building blocks in various circuit especially-Arithmetic circuits (Full adder, and multipliers), Compressors, Comparators, Parity Checkers, Code converters, Error-detecting or Error-correcting codes, and Phase detector circuit in PLL. The performance of the complex logic circuits is affected by the individual performance of the XOR-XNOR circuits that are included in them [1]-[6]. Therefore, careful design and analysis is required for XOR-XNOR circuits to obtained -full output

Shiv Shankar Mishra is with the Department of Electronics and Communication Engineering Motilal Nehru National Institute of Technology, Allahabad, -211004, India (e-mail: mishra.shankar@hotmail.com).

- S. Wairya, is with the Department of Electronics and Communication Engineering Motilal Nehru National Institute of Technology, Allahabad, 211004, India (e-mail: swairya@gmail.com).
- R. K. Nagaria is with the Department of Electronics and Communication Engineering Motilal Nehru National Institute of Technology, Allahabad, 211004, India (corresponding author, phone: +919415968188; e-mail: rkn@mnnit.ac.in).
- S. Tiwari is with the Department of Electronics and Communication Engineering Motilal Nehru National Institute of Technology, Allahabad, 211004, India (e-mail: stiwari@mnnit.ac.in).

voltage swing, lesser power consumption and delay in the critical path. Additionally, the design should have a lesser number of transistors to implement XOR-XNOR circuits and simultaneous generation of the two non-skewed outputs.

In this paper a PTL based XOR and XNOR circuits were considers. Despite the saving in transistor count, the output voltage level is degraded at certain input combinations. The reduction in voltage swing, on one hand, is beneficial to power consumption. On the other hand, this may lead to slow switching in the case of cascaded operation. We propose and compare new XOR-XNOR circuit designs which produce the XOR-XNOR outputs simultaneously with full output voltage swing. The NMOS and PMOS transistors are added to the basic circuits to alleviate the threshold voltage loss problem commonly encountered in pass transistor logic design. To overcome the problem of skewed outputs basic XOR-XNOR designs are combined in one circuit.

#### II. PREVIOUS WORK

Exclusive–OR and Exclusive-NOR, denoted by  $\oplus$  and  $\odot$  respectively, are binary operations that perform the following Boolean Functions-

$$x \oplus y = x'y + xy'$$
  
 $x \odot y = xy + x'y'$ 

In the past two decades, a number of circuit techniques have been reported with a view to improve the circuit performance of XOR-XNOR gates [7]-[11]. Albeit it is unusable to include every technique in the literature, in this section we have presented an overview of some significant techniques. A wide variety of XOR-XNOR implementations are available to serve different speed and density requirements. Transistor count and full output voltage swing are, of course, a primary concern that largely affects complexity of many digital functional units.

In [1]-[3], the XOR-XNOR circuits design in static CMOS with complementary pull-up PMOS and pull-down NMOS networks is the most conventional one but it requires more numbers of CMOS transistors. The circuit can operate with full output voltage swing.

Instead of cascading two 2-input XOR gates, a new design for 3-input XOR circuit is given in [4]. The reported circuit has the least number of transistors and no complementary input signals are needed. Especially, the power-delay product is also minimized.

A PTL based 6-transitors XOR and XNOR circuits presented in [6] had full output voltage swing and better driving capability. To compare the performance of new circuit and test their driving capability, an adder circuit is built with

the proposed XOR and XNOR circuits. An XOR and XNOR function with low circuit complexity can be achieved with only 4 transistors in PTL [7]. Despite the saving in transistor count, the output voltage level is degraded at certain input combinations. A new set of low power 4-transistor XOR and XNOR circuits called powerless (P-) XOR and Groundless (G-) XNOR respectively are proposed in [8]-[9]. The P-XOR and G-XNOR consumes less power than other design because it has no power supply  $(V_{DD})$  or ground  $(V_{SS})$  connection. The Pass-Transistor Logic (PTL) is a better way to implement circuits designed for low power applications. The low power pass transistor logic and its design and analysis procedures were reported in [12]-[14]. The advantage of PTL is that only one PTL network (either NMOS or PMOS) is sufficient to perform the logic operation, which results in smaller number of transistors and smaller input loads, especially when NMOS network is used. Moreover, VDD-to-GND paths, which may lead to short-circuit energy dissipation, are eliminated.

10-transistor circuits for XOR-XNOR function based on transmission gates and inverters were presented in [15]. This circuit can operates at lower supply voltage and have a full output voltage swing for all input combinations. Also, the uses of static CMOS inverters enhance the driving capability at the cost of extra power consumption.

The reported circuit in [16] is consisting of complementary input signals and forward and backward feedback loops. The dual feedback network is used to rectify the degraded logic level problem i.e. forward feedback loop is used to improve the output voltage level for input combinations (00) and (11) while the backward feedback loop is used to enhance the output logic level of the circuit for input combinations (01) and (10). This feedback configuration enhances the circuit performance as well as fan out also. The reported dual feedback network is shown in Fig. 1.



Fig. 1 XOR-XNOR circuits reported in [16]

#### III. PROPOSED XOR-XNOR CIRCUITS

The proposed XOR and XNOR circuits are based on the modified version of a CMOS inverter and pass transistor logic. In proposed circuit-I, for XOR when the input B is at logic 1, the inverter circuit functions like a normal CMOS inverter. Therefore, the output is the complement of input A. When the input B is at logic 0, the CMOS inverter output is at high impedance. However, the PMOS pass transistor is ON and the output gets the same logic value as input A. The operation of the whole circuit is thus like a 2-input XOR circuit. However, it performs non full-swing operations for some input patterns causing their corresponding outputs to be degraded by |V<sub>th</sub>|. The proposed XOR-XNOR circuit-I is shown in Fig. 2. The output voltage levels of this circuit for each input combination are shown in Table I.



Fig. 2 Proposed XOR-XNOR circuit-I

TABLE I
INPUT AND OUTPUT VALUES FOR XOR AND XNOR CIRCUITS FOR FIG. 2

| Inputs |   | Outputs |        |        |
|--------|---|---------|--------|--------|
|        | A | В       | XNOR   | XOR    |
|        | 0 | 0       | Good 1 | Bad 0  |
|        | 0 | 1       | Good 0 | Good 1 |
|        | 1 | 0       | Good 0 | Bad 1  |
|        | 1 | 1       | Good 1 | Good 0 |

In proposed circuit-II when the input B is at logic 1, the PMOS pass transistor is OFF and NMOS pass transistor is ON. Therefore, the XOR output of the circuit is the complement of input A and XNOR output gets the same logic value as input A. When the input B is at logic 0, the XNOR output of the circuit is the complement of input A and XOR output gets the same logic value as input A for the reason that PMOS pass transistor is ON and NMOS pass transistor is OFF. The cross-coupled two PMOS transistors and two cross-coupled PMOS and NMOS transistors are connected between XOR and XNOR outputs. This arrangement eliminates the non-swing operation. Aspect ratio of the inverter circuit must be high for high driving capabilities. The input and XOR-XNOR output waveforms for the proposed circuit-II are shown in Fig. 3.



Fig. 3(b) Output waveforms for the proposed circuit-II



Fig. 4 Proposed XOR-XNOR circuit-II

The proposed XOR-XNOR circuit-II is shown in Fig. 4. The output voltage levels of this circuit for each input combination are shown in Table II.

 $\label{table II} \textbf{INPUT AND OUTPUT VALUES FOR XOR AND XNOR CIRCUITS FOR Fig. 4}$ 

| Inputs |   | Outputs |        |  |
|--------|---|---------|--------|--|
| A      | В | XNOR    | XOR    |  |
| 0      | 0 | Good 1  | Good 0 |  |
| 0      | 1 | Good 0  | Good 1 |  |
| 1      | 0 | Bad 0   | Good 1 |  |
| 1      | 1 | Good 1  | Good 0 |  |

### IV. SIMULATION RESULTS AND COMPARISONS

The transient and DC analyses of the circuits were performed on HSPICE at a supply voltage ranging 0.6V-3.3V using TSMC  $0.18\mu m$  CMOS process. A constant output load capacitance of 5.6fF is used for power and delay measurements. The simulation test bench used is shown in Fig. 5. Comparison of the worst case delay, power consumption, PDP, and EDP of all designs at the lowest supply voltage of 0.6V of reported and proposed circuits are shown in Fig. 6.



Fig. 5 Simulation test bench

The delay is measured between the time when the changing input reaches its 50% voltage level to the time when the resulting output reaches its 50% voltage level for both rise and fall output transitions. The worst case delay is the largest

ISSN: 2517-9438

Vol:3, No:7, 2009



Fig. 6(a) Worst case delay of different XNOR circuits



Fig. 6(c) PDP Vs supply voltage graph for different XNOR circuits



Fig. 6(e) Power Consumption Vs supply voltage graph for different XOR-XNOR circuits



Fig. 6(b) Worst case delay of different XOR circuits



Fig. 6(d) PDP Vs supply voltage graph for different XOR circuits



Fig. 6(f) EDP of different XOR-XNOR circuits at 1.8V supply voltage

delay among all input signals. The proposed circuits give the better performance than the reported circuits in Fig. 1 in terms of worst case XNOR delay. The proposed circuits are 31% to 47% faster than the reported circuits at 1.8V supply voltage. The simulation results of worst case XNOR delay for all circuits are shown in Fig. 6(a).

Compared to the reported circuit in Fig. 1, the worst case XOR delay characteristics of the proposed circuit-I are improved by 4% to 30% at the supply voltage of 1.8V. The proposed circuit-II and Fig. 1(a) shows similar results in terms of worst case XOR delay as shown in Fig. 6(b). Overall, proposed circuit-I shows better worst case XOR delay characteristics.

The power-delay product (PDP) measured in fJ is defined

as the product of the worst case delay and the average power consumption. The overall PDP for the proposed circuits have been improved by 53% to 84% at the supply voltage of 1.8V when compared with the reported circuits in Fig.1 as shown in Fig. 6(c) and Fig. 6(d).

The power consumption is measured with the same input settings as for the propagation delay measurement. The simulation results of the average power consumption shown in Fig. 6(e). Subsequently the average dynamic power of proposed circuits is 40% to 64% and 50% to 70% lower than the reported circuits of Fig. 1(a) and Fig. 1(b) respectively.

Energy delay product (EDP) is equal to the product of worst case delay and PDP is reported in Fig 6(f).

Comparison of DC analysis results of different XOR-XNOR circuits are shown in Fig. 7.



Fig. 7(a)  $V_{IH}$  of different XOR-XNOR circuits at 1.8V supply voltage



Fig. 7(c) Noise Margin of different XOR circuits at 1.8V supply voltage



Fig. 7(b)  $V_{OH}$  of different XOR-XNOR circuits at 1.8V supply voltage



Fig. 7(d) Noise Margin of different XNOR circuits at 1.8V supply voltage

#### International Journal of Electrical, Electronic and Communication Sciences

ISSN: 2517-9438 Vol:3, No:7, 2009

 $TABLE~III\\ Comparative~Performance~for~Circuits~in~Figs.~1,2,~and~3~at~V_{DD} = 1.8V$ 

|                       | Fig. 1(a) | Fig. 1(b) | Proposed Circuit-I | Proposed Circuit-II |
|-----------------------|-----------|-----------|--------------------|---------------------|
|                       |           |           | Fig. 2             | Fig. 4              |
| # of transistors      | 10        | 12        | 8                  | 10                  |
| Delay XOR (ns)        | 0.0995    | 0.0725    | 0.0695             | 0.0905              |
| Delay XNOR (ns)       | 0.1155    | 0.1295    | 0.068              | 0.0795              |
| Average Dynamic Power | 0.1647    | 0.2013    | 0.05859            | 0.0987              |
| Consumption           |           |           |                    |                     |
| (mW)                  |           |           |                    |                     |
| PDP (fJ)              | 19.02     | 26.068    | 4.072              | 8.93                |
| EDP(fJ*ns)            | 2.197     | 3.3758    | 0.2830             | 0.8082              |

Ideally, the difference in  $V_{\rm IL}$  and  $V_{\rm IH}$  is zero; however, this is never the case in real logic circuits. The input voltage,  $V_{\rm IL}$  is approximately 0.8V for all XOR and XNOR circuits.

The performances of XOR-XNOR circuits based on  $V_{OH}$  and  $V_{IH}$  is shown in Fig. 7(a) and Fig. 7(b), respectively.

The minimum output low voltage  $V_{OL}$  is 0V for all XOR circuits and for all XNOR circuits except proposed circuit-II for which  $V_{OL}$ =0.4327V.

The noise margin of digital circuits indicates how well the circuit will perform under noisy conditions. The noise margin of the XOR-XNOR circuit in the different methodologies has also been studied. The comparative performance of noise margin of different XOR and XNOR circuits at 1.8V supply voltage is shown in Fig. 7(c) and Fig. 7(d), respectively. The noise margin of the proposed XOR-XNOR circuits indicates quite comparable values with its peer designs. The comparative performance for all circuits at  $V_{\rm DD}$  =1.8V are shown in Table III.

## V. CONCLUSION

In this paper, we have proposed a new design for XOR-XNOR circuits. The mentioned methodologies based on a delay, power consumption, PDP, and EDP. The performances of these circuits have been evaluated by HSPICE using a TSMC 0.18µm CMOS technology. The proposed circuits are suitable for arithmetic circuits and other VLSI applications with very low power consumption and a very high speed performance. Based on the simulation results, it has been culminated that the new proposed XOR-XNOR circuits have good output signal levels, consume less power and have high speed compared to the previous designs at low supply voltage.

## APPENDIX

The transient and DC analyses of the circuits were performed on HSPICE at a supply voltage ranging 0.6V-3.3V using TSMC 0.18 $\mu$ m CMOS process. TSMC 0.18 $\mu$ m SPICE transistor parameter for NMOS and PMOS transistors are given in Table IV. Minimum feature size for TSMC 0.18  $\mu$ m CMOS process is 0.18  $\mu$ m and maximum supply voltage (V<sub>DD</sub>) is 1.8V.

TABLE IV
TSMS 0.18 µm SPICE PROCESS PARAMETER

| .MODEL CMOSN NMOS LEVEL=49 |                |  |  |  |
|----------------------------|----------------|--|--|--|
| +VTH = 0.3770              | UO=279.353     |  |  |  |
| +TOX=4.1E-9                | XJ=1E-7        |  |  |  |
| +DELTA=0.01                | VSAT=1.0837E5  |  |  |  |
| +CJ=9.494E-4               | CJSW=2.615E-10 |  |  |  |
| +PB=0.8                    | CGSO=9.08E-10  |  |  |  |
| +XL=0                      | XW = -1E - 84  |  |  |  |
| +RSH=6.7                   | ETAO=2.874E-3  |  |  |  |
| +MJ=0.3808                 | MJSW=0.1054    |  |  |  |
| +CGDO=9.08E-10             | CGBO=1E-12     |  |  |  |
|                            |                |  |  |  |
| .MODEL CMOSP P             | MOS LEVEL=49   |  |  |  |
| +VTH = -0.4001             | UO=112.345     |  |  |  |
| +TOX=4.1E-9                | XJ=1E-7        |  |  |  |
| +DELTA=0.01                | VSAT=1.937E5   |  |  |  |
| +CJ=1.148E-3               | CJSW=2.598E-10 |  |  |  |
| +PB=0.8525                 | CGSO=7.36E-10  |  |  |  |
| +XL=0                      | XW = -1E-8     |  |  |  |
| +RSH=7.8                   | ETAO=3.063E-4  |  |  |  |
| +MJ=0.4192                 | MJSW=0.3335    |  |  |  |
| +CGDO=7.36E-10             | CGBO=1E-12     |  |  |  |

# REFERENCES

- N. Weste, and K. Eshranghian, "Principles of CMOS VLSI Design: A System Perspective," Reading MA: Addison-Wesley, 1993
- [2] S.M. Kang, and Y. Leblibici, "CMOS Digital Integrated Circuits: Analysis and Design," Tata McGraw Hill, 2003.
- [3] J.Rabaey, "Digital Integrated Circuits: A Design Prospective," Prentice-Hall. Englewood Cliffs. NJ. 1996.
- [4] Sung-Chuan Fang, Jyh-Ming Wang, and Wu-Shiung Feng, "A New Direct design for three-input XOR function on the transistor level," IEEE trans. Circuits Syst. I: Fundamental theory and Applications, vol. 43, no. 4, April 1996.
- [5] H. T. Bui, Y. Wang, and Y. Jiang, "Design and analysis of low-power 10 transistor full adders using XOR-XNOR gates," IEEE trans. Circuits Syst. II, Analog Digit. Signal Process, vol.49, no. 1, pp. 25-30, Jan. 2002.
- [6] D. Radhakrishanan, "Low-voltage low-power CMOS full adder," in Proc. IEE Circuits Devices Syst., vol. 148, Feb. 2001.

#### International Journal of Electrical, Electronic and Communication Sciences

ISSN: 2517-9438 Vol:3, No:7, 2009

- [7] K. H. Cheng, and C. S. Huang, "The novel efficient design of XOR/XNOR function for adder applications," in Proc. IEEE Int. Conf. Elect., Circuits Syst. Vol. 1, Sept. 5-8, 1999, pp. 29-32.
- [8] J. M. Wang, S. C. Fang, and W. S. Feng, "New efficient designs for XOR and XNOR functions on the transistor level," IEEE J. Solid-State Circuits, Vol. 29, no. 7, pp. 780-786, Jul. 1994.
- [9] H.T. Bui, A.K. Al-Sheraidah, and Y. Wang, "New 4- transistor XOR and XNOR designs" in Proc. 2nd IEEE Asia Pacific conf. ASICs, 2000, pp. 25-28.
- [10] M. Vesterbacka, "A New six-transistor CMOS XOR Circuits with complementary output," to appear in Proc. 42nd Midwest Symp. On Circuits and Systems, Las Cruces, NM, Aug. 8-11, 1999.
- [11] M.A. Elgamel, S. Goel, and M.A. Bayoumi, "Noise tolerant low voltage XOR-XNOR for fast arithmetic," in Proc. Great Lake Symp. VLSI, Washington DC, Apr. 28-29, 2003, pp. 285-288.
- [12] R. Zimmermann, and W. Fichtner, "Low-power logic styles: CMOS versus pass-transistor logic," IEEE J. Solid-State Circuits, vol. 32, no. 7, pp. 1079-1090, Jul. 1997.
- [13] D. Radhakrishanan, S. R. Whitaker, and G. K. Maki, "Formal design procedures for pass-transistor switching circuits," IEEE J. Solid-State Circuits, vol. SC-20. no. 3, pp. 531-536, Jun. 1985.
  [14] C. Pedron, and A. Stauffer, "Analysis and synthesis of combinational
- [14] C. Pedron, and A. Stauffer, "Analysis and synthesis of combinational pass transistor switching circuits," IEEE Trans. Computer- Aided Design Integr. Circuit Syst., vol. 7, no. 7, pp. 775-786, Jul. 1988.
- [15] A. M. Shams, T. K. Darwish, and M. A. Bayoumi, "Performance analysis of low-power 1-bit CMOS full adder cells," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 10, no. 1, pp. 20-29, Feb. 2002.
- [16] S. Goel, M. E. Elgamel, M. A. Bayouni, and Y. Hanafy, "Design Methodologies for high- performance Noise-tolerant XOR-XNOR Circuits", IEEE Trans. Circuits and Syst. I, vol. 53, no. 4, April 2006.