# A Unity Gain Fully-Differential 10bit and 40MSps Sample-And-Hold Amplifier in 0.18µm CMOS

Sanaz Haddadian, and Rahele Hedayati

**Abstract**—A 10bit, 40 MSps, sample and hold, implemented in 0.18-μm CMOS technology with 3.3V supply, is presented for application in the front-end stage of an analog-to-digital converter. Topology selection, biasing, compensation and common mode feedback are discussed. Cascode technique has been used to increase the dc gain. The proposed opamp provides 149MHz unity-gain bandwidth ( $\omega$ u), 80 degree phase margin and a differential peak to peak output swing more than 2.5v. The circuit has 55db Total Harmonic Distortion (THD), using the improved fully differential two stage operational amplifier of 91.7dB gain. The power dissipation of the designed sample and hold is 4.7mw. The designed system demonstrates relatively suitable response in different process, temperature and supply corners (PVT corners).

*Keywords*—Analog Integrated Circuit Design, Sample & Hold Amplifier and CMOS Technology.

#### I. INTRODUCTION

A N important analog building block, especially in data converter systems, is the sample-and-hold circuit.

The Sample and Hold circuit is a main part of most discrete-time systems such as ADCs. In many cases, use of an S&H (at the front of the data converter) can greatly minimize errors due to slightly different delay times in the internal operation of the converter. At first it is necessary to mention some factors which affect the performance of the SHA circuit.

- 1. Sampling pedestal (hold step): this error occurs when the circuit switches from sampling mode to the holding mode. It is important to know that this error must be independent from input signal. This error may cause nonlinear distortion.
- 2. The speed at which a sample and hold can track an input signal in sample mode. This parameter is limited by the slew rate and the -3db bandwidth in both small signals and large signals. It is necessary to maximize SR and  $\omega_{3db}$  for high speed performance.
- 3. Aperture jitter (aperture uncertainty): this error is the result of effective sampling time changing from one sampling instance to the next and becomes more pronounced for high

speed signals. Specifically, when high speed signals are being sampled, the input signal changes rapidly, resulting in small amounts of aperture uncertainty causing the held voltage to be significantly different from the ideal held voltage[2].

There are also other factors such as dynamic range, linearity, gain, noise, and offset error. There have been different structures for sample and hold circuits. Some examples of these circuits are shown in Fig. 1 (a),(b),(c). In Fig. 1(a) which is titled Flip Around SHA, the input independent nature of the charge injected by the reset switch allows complete cancellation by differential operation. The FA is also a low power structure. But the operation of the circuit depends on the input and output common mode voltage. Specially, in low voltage operations it causes perceptible variations for input voltage.

Illustrated in Fig. 1(a) such an approach employs a differential opamp along with two sampling capacitors so that the charge injected by  $S_2$  appears as a common-mode disturbance at nodes X and Y. In reality ,  $S_2$  exhibits a finite charge injection mismatch, an issue resolved by adding another switch,  $S_{eq}$ , that turns off slightly after  $S_2$  ( and before  $S_1$ ), thereby equalizing the charge at nodes X and Y [3].

Fig. 1(b) shows another sample and hold circuit used in the paper. In the first phase,  $ch_1$  and  $ch_2$  charged up to  $V_{in}$ - $V_{cm}$  and in the second phase  $(V_{in}$ - $V_{cm})$  + $V_{cm}$  appear on output capacitors. Three different phases can be used in order to reduce the charge injection effects.

Another kind of sample and hold is the Charge Redistribution SHA that its operation does not change with the input common-mode voltage (Fig. 1(c)).



Fig. 1 (a) Circuit of Flip around SHA [3]

S. Haddadian is with Electrical Engineering Department, Sadjad Institute of Higher Education, Mashhad, Iran (phone: +98-915-5077423; e-mail: s.haddadian@ieee.org).

R. Hedayati is with Electrical Engineering Department, Sadjad Institute of Higher Education, Mashhad, Iran (e-mail: rahele.hedayati@yahoo.com).



Fig. 1 (b) Circuit of Unity Gain SHA



Fig. 1 (c) Circuit of the charge redistribution S/H [8]

In the second part of the paper an open loop fully differential operational amplifier for a 10 bit 40 MSps sample and hold is designed. In part III the structure for opamp and common-mode feedback will be discussed.

# II. ARCHITECTURE DESIGN

To choose the appropriate architecture for opamp, one should first notice the requirements of the system.

In the present study, the required mixer design specifications are as follows:

- Power supply voltage:  $3.3V \pm 10\%$
- Sampling frequency (fS): 40MH (Settling time <12ns)
- Total settling error (gain and bandwidth errors)  $< 2^{-11}$
- Maximum output swing  $> 2 V_{p-p, diff}$
- Feedback capacitor of the SHA: 1pF
- Load capacitance of the SHA: 2pF
- Power dissipation: as low as possible
- Temperature: 0 85°C.

The designed opamp should keep its properties in different PVT corners such as process corners (TT, SS, SF, FS, FF), temperature corners (0\_85°C) and supply variations of 3-3.6 volts. For this reason, some appropriate structures have been exhibited. Ultimately, one of them is selected according to requirements.

# A. One Stage Telescopic Cascode

The gain of this topology is limited to the product of the input pair transconductance and the output impedance. It has

also observed that cascoding in such circuits increases the gain while limiting the out put swings [3].

# B. One Stage Folded Cascode

This architecture provides better input common mode range and better output swing. Furthermore, this structure provides the capability of selecting the required overdrive voltage for input transistors to achieve the unity-gain frequency without the output swing limitation. Higher input referred noise and higher power dissipation are some of its disadvantages.

# C. Two Stage Opamp

In two stage opamps, the first stage provides a high gain and the second large swings. In contrast to cascode opamps, a two stage configuration isolates the gain and swing requirements. Each stage can incorporate various amplifier topologies, but in order to allow the maximum output swings, the second stage is typically configured as a simple commonsource stage [3].

It is important that the structure has less power dissipation rather than folded cascode. For the main body of the two stage opamp both fully differential telescopic cascode and fully differential folded cascode are possible; but each of them has advantages and defects.

Due to the advantages and disadvantages of the structures mentioned above, a two stage cascode fully differential opamp is considered

Generally, in two stage circuits, when transistors of the first stage are Pmos, transistors of the second stage are selected Nmos type and vice versa. But in the proposed opamp, both stages are selected Nmos. This structure leads to higher gain, desired output swing and acceptable bandwidth; but it has its own challenges such as: high impedance nodes that limit the unity gain bandwidth and increase the complexity of compensation techniques and biasing. Therefore, in this paper Miller compensation is applied.



Fig. 2 The proposed two stage cascode opamp

The gain of the typical telescopic cascode is about  $(g_{mp}r_{op}^2)$   $|(g_{mn}^2r_{on}^3)$  and the gain of second stage is:  $r_{on}$   $|r_{op}$ 

#### III. DESIGN PROCEDURE AND CALCULATIONS

For designing a 10bit resolution sample & Hold, total settling error (including both gain and bandwidth errors) of the system would be less than 2<sup>-11</sup>. The error is obtained from equation (1):

$$e_{tot} = \frac{1}{A\beta} + e^{\frac{-t_s}{\tau}} \tag{1}$$

Where A and  $\beta$  are the open loop gain and the feedback gain respectively,  $t_s$  and  $\tau$  are defined using the following equations:

$$\tau = \frac{1}{\beta . \omega_u} \quad , \quad t_s = \frac{T_{Sample}}{2} \tag{2}$$

These errors are the result of the limited gain and bandwidth which cause limited speed of opamp to settle on its final value. Assuming that both errors have equal portion in the total error of the system, the error due to each factor would be less than  $2^{-12}$ .

To obtain enough gain and bandwidth in the simulations, A and  $\omega_u$  are assumed more than 80db and 150MHz in the design procedure. For two stage fully differential opamps, unity-gain frequency can be achieved from equation (3). Compensation capacitors are assumed to be in order of 1pf.

$$\omega_u = \frac{g_{m1}}{Cc}$$
 (3)

Slew Rate is another parameter of the opamp that introduced with equation (4):

$$SR = \frac{dV_o}{\Delta t} = \frac{I_{tail}}{C_C} \tag{4}$$

So  $I_{tail}$  would be around 620 $\mu$ A.

In SHA circuits, since the output of the opamp changes from  $V_{\text{CMo}}$  (output common-mode voltage) to  $V_{\text{dd}}$  or 0 in different phases,  $dV_o$  would be  $2v_{p-p}$  fully differential output swing or swing/2:

$$V_{effin} = \sqrt{\frac{2I_i}{\mu_n C_{ox}(W_L)_{in}}}$$
 (5)

The current of the second stage can be calculated using equation (6):

$$I_{2p} = I_{tail} + I_{2n} + C_l \frac{dv_o}{dt} \tag{6}$$

Considering equation (6) and with the assumption of  $\mu_n C_{ox} = 3\mu_p C_{ox} = 270 \frac{\mu A}{v^2}$ ,  $V_{effn}$  &  $V_{effp}$  and also the

determined currents, the aspect ratios of the transistors will be calculated (it should be mentioned that  $V_{effn} \leq V_{effp}$  because of the same current and different mobility).

In calculating the aspect ratios of the transistors the required output swing should be considered. Furthermore, the effective voltages should be considered in amount that variations in different PVT corners wouldn't cause the transistors to enter in linear or cutoff regions. The Nmos and Pmos threshold voltages vary in different corners. Thus the following ranges should be considered.

TABLE I

| Voltages/Corners      | TT  | SS  | FF  |
|-----------------------|-----|-----|-----|
| $V_{thn}(\mathbf{v})$ | 0.8 | 0.9 | 0.7 |
| $V_{thp}$ (v)         | 0.7 | 0.8 | 0.6 |

Table II and III exhibit the results of the calculation for the aspect ratios in the first and second stages, respectively.

TABLE II ASPECT RATIO OF FIRST STAGI

| Cascode            | W(µm) | L(µm) | $\mathbf{V}_{\mathrm{dsat}}(\mathbf{v})$ | $\mathbf{V}_{\text{th}}(\mathbf{v})$ |
|--------------------|-------|-------|------------------------------------------|--------------------------------------|
| <b>Transistors</b> |       |       |                                          |                                      |
| $M_{tail}$         | 10    | 0.35  | 0.3065                                   | 0.7924                               |
| $M_{1,2}$          | 25    | 0.35  | 0.1748                                   | 0.7918                               |
| $M_{3,4}$          | 5     | 0.35  | 0.3030                                   | 0.7913                               |
| M <sub>5,6</sub>   | 8     | 0.35  | -0.6517                                  | -0.6672                              |
| M <sub>7,8</sub>   | 13    | 0.35  | -0.5099                                  | -0.6725                              |

TABLE III

ASPECT RATIO OF SECOND STAGE Common  $W(\mu m)$ L(µm)  $V_{dsat}(v)$  $V_{th}(v)$ Source  $M_{9.11}(m=3)$ 96.1 1.5 -0.4662 -0.7075 18.99 0.7819  $M_{10,12}(m=2)$ 1.5 0.5983  $M13(R_c)$ 1.92 0.35 0.5337 0.7947  $M14(R_c)$ 1.92 0.35 0.5337 0.7947

#### A. Designing Common Mode Feedback

In single ended amplifiers, the feedback circuit set both the common-mode and the differential mode; but since the general feedback circuit just set the differential mode, the fully differential amplifiers require a common mode feedback circuit to set the output common mode. Generally, the differential-mode feedback has not sufficient gain for holding the CM. Even in some cases -such as the two stages fully differential opamps- the negative feedback plays the role of the positive feedback for common mode.

There are key architectures for CMFB circuits such as *Continuous time* approach and *Switched Cap*. The former approach is the limiting factor on maximizing the swing of signals, and the CMFB loop must be stable. The latter approach is useful for the switched capacitor circuits that require high speed for settling output.

In this paper a switched capacitor ( $C_S$ ) common mode feedback (CMFB) circuit used for each stage that holds the output common-mode on 1.5v. As shown in Fig. 3,  $C_c$  generates the average of the output voltages, which is used to create control voltages for the opamp current source. The DC voltage across  $C_c$  is determined by  $C_s$  which switches between bias voltages and being in parallel with  $C_c$ . It acts like a simple switched-cap low pass filter having a DC input signal. The

CMFB circuits with switched cap create large swing signal.



Fig. 3 Switched Cap. CMFB [2]

Table IV shows the aspect ratio and capacitance of the common mode feedback circuits in the paper.

TABLE IV
ASPECT RATIO AND CAPACITANCE OF CMFB

| SCCMFB,2            | W(µm)/C(PF) | L (µm) |
|---------------------|-------------|--------|
| $M_{s1,5}$          | 5           | 0.35   |
| $M_{s2,6}$          | 5           | 0.35   |
| $M_{s3,7}$          | 15          | 0.35   |
| $M_{s4,8}$          | 5           | 0.35   |
| $C_{s1,2}$          | 5.3         |        |
| $C_{b1,2}$          | 0.64        |        |
| $M_{s11,55}$        | 2           | 0.35   |
| $M_{s22,66}$        | 2           | 0.35   |
| $M_{s33,77}$        | 2           | 0.35   |
| $M_{s44,88}$        | 2           | 0.35   |
| $C_{s11,22}$        | 0.2         |        |
| C <sub>b11,22</sub> | 2           |        |

Fig. 4(a) illustrates Nmos switch which is selected for the circuit and Fig. 4(b) shows the output common mode voltage.





Fig. 4(a) on & off states of a MOS Switch [4] (b) Output Common Mode (simple and zoomed views)

#### B. Opamp Compensation

This part discusses how to compensate an opamp to ensure that the closed loop configuration is not only stable but also has good settling characteristics.

Optimum compensation of opamps is typically considered to be one of the most difficult parts of the opamp design procedure. As mentioned in part II, miller compensation has been used in this opamp. The capacitor  $C_c$  realizes what is commonly called dominate-pole compensation. It controls dominate first pole,  $\omega_{p1}$ , and thereby the frequency  $\omega_u$ . Since:

$$\omega_{\nu} = A_0 \omega_{\nu 1} \tag{7}$$

Transistors  $M_{13}$  and  $M_{14}$  has  $V_{ds}$ =0, since no DC bias current follow through it, and therefore,  $M_{13,14}$  are used in the triode region. Thus, these transistors operate as resistor,  $R_c$ , of value given by:

$$R_{c} = r_{ds13} = \frac{1}{\mu_{n} c_{ox} \left(\frac{W}{L}\right)_{13} V_{eff13}}$$
(8)

This transistor is included in order to realize a left-half-plane zero at frequencies around or slightly above  $\omega_t$ . Without  $M_{13}$ , the circuit will have a right-half-plane zero which makes compensation much more difficult [2].

In this circuit the  $\omega_z$  is calculated considering equation (9):

$$\varpi_z = \frac{-1}{C_c \left(\frac{1}{g_{m9}} - R_c\right)} \tag{9}$$

In order to reduce the effect of the zero frequency, one could take  $R_c = \frac{1}{g_{m0}}$  to eliminate the right-half-plane zero.

The second possibility is to choose  $R_c$  even larger yet to move the now left-half-plane zero to a frequency slightly greater than the unity-gain frequency that would result if the lead resistor were not present\_ say, 20 percent larger [2]. For this case, one should satisfy the following equation:

$$\omega_z = 1.2\omega_t \implies R_c \cong \frac{1}{1.2g_{m1}}$$
 (10)

# C. Biasing

Fig. 5 shows the bias circuit used in this paper which has been designed based on the required voltages.



Fig. 5 The bias circuit

#### D. Simulation Results

The performance of the opamp is analyzed using Hspice.2006.03. Fig. 6 shows the frequency response of the opamp. As it can be seen, in TT process corner with nominal temperature, the opamp has 91.7 dB gain, with 149MHz unity-gain frequency. In order to check the output voltage swing, one approach is to add differentially the amount of the output swing divided by the gain to the input common mode range, so the gain shouldn't vary so much. The simulation results showed 2.6v fully differential output swing for the output voltage.

To make sure that the settling behavior of the opamp satisfies the requirement of the opamp, a pulse voltage of 1v is applied to the feedback system of the sample and hold which will be explained later. The results of simulation are shown in Fig. 6. The output reaches the input pulse after about 10ns which is in good agreement with the required aspect (<10ns).



Fig. 6 Frequency Response of Opamp with CMFB



Fig. 7 Settling Behavior of the Opamp

# E. PVT Corners Simulation Results

The designed opamp behavior in different process and temperature corners has been mentioned in Table V.

TABLE V PVT CORNERS

| PVT Corners            | Gain(dB) | F <sub>u</sub> (MHz) | PHM |
|------------------------|----------|----------------------|-----|
| TT/30°                 | 91.7     | 149                  | 75  |
| TT/ 0°                 | 99.4     | 134                  | 56° |
| SS/ 30°                | 72       | 152                  | +   |
| SS/ 85°                | 83       | 122                  | +   |
| FS/ 30°                | 65.5     | 43.3                 | 60  |
| FS/ 0°                 | 88.75    | 125                  | +   |
| SF/ 30°                | 90.2     | 80                   | +   |
| SF/ 0°                 | 88.67    | 114                  | 85  |
| FF/ 30°                | 93.46    | 104                  | 42  |
| FF/ 0°                 | 57.97    | 124                  | 53  |
| $V_{dd}=3 v$           | 86       | 24                   | +   |
| $V_{dd}=3.6 \text{ v}$ | 93.46    | 53.7                 | +   |

# F. Sample & Hold Simulation Results

In this part, the simulation results of the total circuit will be analyzed. Fig. 8 illustrates the waveform of the output of sample and hold while the input frequency is 31/64 of sampling frequency; so the sampling rate will be the Nyquist rate (19.35MHz).



Fig. 8 Waveforms of the input signal and the output of SHA

In order to analyze the error of sampling, Fig. 9 shows the closed view of one sample in the Nyquist rate. The measurements show that there is about 0.5m error which would be attributed to the gain or bandwidth.





Fig. 9 Zoomed View of the Waveforms

#### G. The Monte-Carlo and THD Simulations

Fig. 10 shows the frequency response of opamp with Monte-Carlo simulation.

The Equations below have been used for this reason.

$$\sigma = \frac{0.02e - 6}{\sqrt{WL}} \tag{11}$$

This simulation has been applied to 100 points for input transistors. As shown in Fig. 10, for about 30% of the points gain is less than 70db.



Fig. 10 Monte-Carlo

The Total Harmonic Distortion (THD) of the designed circuit has been estimated. This job has been done through Matlab, with transient step of 0.1n.

$$THD = \frac{\sqrt{V_f^2 + V_{n2}^2 + V_{n3}^2 + \dots}}{V_f}$$
 (12)

Total Harmonic Distortion has been calculated according to equation 14 with two approaches.

THD1 = 0.95547163395720

THD2 = 0.95594409374826

With this definition, THD must be around 1 (or %100.)

# IV. CONCLUSION

Due to the importance of sample and hold amplifiers in discrete-time systems, in this paper, a 10bit 40Msps sample and Hold circuit was designed and simulated to achieve specific aspects. Simulation results illustrate the total system

performance and accuracy. The challenges of design of the operational amplifier and the CMFB have been discussed in detail.

#### REFERENCES

- P.R. Gray, J. Hursr, S.H Lewis, R.G Meyer, "Analysis and design of analog integrated circuit", John Wiley & sons, 2001.
- d. Johns, K. Martin, "Analog integrated circuit design", 1997.
- B. Razavi, "Design of Analog CMOS Integrated Circuits", MacGrewHil, [3]
- [4] A. Loloee, A. Zanchi, H. Jin, S. Shehata, E. Bartolome, "A 12b 80MSps Pipelined ADC Core with 190mV Consumption from 3 V in 0.18um Digital CMOS", ESSCIRC, 2002.
- O. Choksi, L.Richard Carley, "Analysis of Switched-capacitor Common-Mode Feedback Circuit" IEEE, 2003.
- M. Dessouky, M. Louerat, A. Kaiser "Switch Sizing for Very Low-Voltage Switched Capacitor Circuits", *IEEE*, 2001.

  Dessouky, Kaiser "Input Switch Configuration Suitable for rail to rail
- [7]
- operation of switched opamp circuits' \*\* IEEE, Electronics letter, 1999.

  R. Lotfi, "Design of High speed, High resolution and low power Analog-to-Digital Converters' PhD dissertation, 2005.
- R.Van de Plassche," CMOS Integrated Analog-to-Digital and Digital to Analog Converters, 2nd Edition, 2003.
- Abo, Gray "A 1.5V, 10b 14.3MSpsCMOS Pipeline Analog-to-Digital Converter", IEEE, Solid State circuits, 1999.
- P.E Allen, D.R Holberg, "CMOS Analog Circuit Design", OXFORD University Press, 2002.