# A New Approach to Design Low Power Continues-Time Sigma-Delta Modulators E. Farshidi **Abstract**—This paper presents the design of a low power second-order continuous-time sigma-delta modulator for low power applications. The loop filter of this modulator has been implemented based on the nonlinear transconductance-capacitor (Gm-C) by employing current-mode technique. The nonlinear transconductance uses floating gate MOS (FG-MOS) transistors that operate in weak inversion region. The proposed modulator features low power consumption (<80uW), low supply voltage (1V) and 62dB dynamic range. Simulation results by HSPICE confirm that it is very suitable for low power biomedical instrumentation designs. *Keywords*—Sigma-delta, modulator, Current-mode, Nonlinear Transconductance, FG-MOS. #### I. INTRODUCTION THE motivation for using system-on-chip technique in sensing, recording and processing of physical signals, ranging from micromachined silicon sensor readouts to biological signals has increased the interest of researchers in the applications of low frequency analog-to-digital circuits in the front-end of these systems. Since many of these systems are designed to be portable, having low power consumption and low supply voltage is crucial. Continuous-time (CT) current-mode circuits that operate in subthreshold region open a possibility to design converter architectures that are suitable for these systems [1], [2]. In this work, a new approach based on the current mode technique for designing of a continuous-time sigma-delta modulator which is an analog part of the oversampeling A/D converter, is presented [3]. The technique provides low power consumption, low voltage power supply, mixed analog-digital design and low circuit complexity. In addition, like other CT modulators, it has some advantages over their discrete-time (DT) modulator counterparts; for example the existence of an implicit anti-aliasing filter associated with the CT modulator [4], [5] and the possibility of significantly lowering the gainbandwidth product of the active elements in the loop filter, compared to that of the traditional DT modulator counterpart, that implies lower power consumption [6]. The proposed modulator uses the nonlinear transconductance of the FG-MOS transistor based on its I-V characteristic in thesubthreshold region. The paper organized as follows. In section 2 the analytical E. Farshidi is with the Electrical Engineering Department, University of Shahid Chamran, Ahvaz, Iran, 61357-8313 (e-mail: farshidi@scu.ac.ir). model of the proposed sigma-delta modulator is presented. In section 3 the circuits of, loop filter, one bit quantizer, and D/A, as the basic building blocks of the modulator, are discussed. In section 4 simulation results of a second-order modulator to demonstrate the validity of the proposed method is presented. ### II. ANALYTICAL MODEL ## A. DT-to-CT Conversion Most works in sigma-delta modulator with a great deal of software tools focused on DT modulator, so to design a CT modulator it is advantageous to start first with a DT loop filter and then proceed with a DT to CT conversion to produce the equivalent CT modulator [4], [7]. A general linearized model of a DT sigma-delta modulator is shown in Fig. 1. Typically, the quantization error e(n) caused by the one bit quantizer inside the modulator is assumed to be an additive noise. The operation of the modulator can be expressed as: $$Y(z) = STF(z) \cdot X(z) + NTF(z) \cdot E(z) \tag{1}$$ $$NTF(z) = \frac{1}{1 + H(z)} \tag{2}$$ $$STF(z) = \frac{H(z)}{1 + H(z)} \tag{3}$$ in which X(z), Y(z) and E(z) are the z-transforms of input, output and additive noise respectively; NTF(z) is noise transfer function, STF(z) is signal transfer function and H(z) is the DT loop filter transfer function. The most used and the simplest noise-shaping function to create a notch shaped NTF(z) function for a $k^{th}$ order sigmadelta modulator is: Fig. 1 Linearized model of a DT sigma-delta modulator $NTF(z) = \left(1 - z^{-1}\right)^{k}.$ (4) For a second-order modulator (k=2), substituting (4) in (2) results the following DT loop filter transformation: $$H(z) = \frac{2z - 1}{(z - 1)^2}. (5)$$ Rewriting (5) based on its partial fraction terms results: $$H(z) = \frac{2}{z-1} + \frac{1}{(z-1)^2} \,. \tag{6}$$ Fig. 2 shows the block diagram of a general CT sigma-delta modulator, which consists of a loop filter H(s), non-return to zero (NRZ) D/A and a quantizer. In this modulator the analog input signal is modulated to a digital word sequence with a frequency spectrum that approximates the analog input spectrum in a narrow frequency range, while the quantization noise is shaped away from this frequency range. By clocking the quantizer that consists of a one bit A/D and a D-latch, the transfer function of the loop from the output of the quantizer back to its input, is exactly equivalent to the z-domain transfer function H(z). The sample values of the continuous-time waveform at the input of the quantizer define the discrete-time impulse response of the continuous-time loop [4]. Now the objective is to apply the DT to CT conversion for a given non-return to zero (NRZ) D/A feedback, CT loop filter H(s) and DT loop filter H(z), so that applying impulse-invariant transformation in time domain results[4], [7]: $$Z^{-1}\left\{H(z)\right\} = \mathfrak{L}^{-1}\left\{\frac{1 - exp(-sT)}{s} \cdot H(s)\right\}_{t=nT} \tag{7}$$ in which T is period of sampling, $Z^I$ is inverse z-transform operator, $\mathfrak{L}^{-1}$ is inverse laplace-transform operator and H(s) is the CT equivalent of the DT loop filter transfer function H(z). Applying above transformation for each term of partial fraction terms of (6) results [7]: $$\frac{2}{z-1} \longrightarrow \frac{2}{sT} \tag{8-1}$$ Fig. 2 Block diagram of a CT sigma-delta modulator $$\frac{1}{(z-1)^2} \longrightarrow \frac{1-0.5sT}{(sT)^2} \tag{8-2}$$ Thus the equivalent s-domain transfer function H(s) is expressed as: $$H(s) = \frac{2}{sT} + \frac{1 - 0.5sT}{(sT)^2} \rightarrow H(s) = \frac{1 + 1.5sT}{(sT)^2}$$ (9) # B. Nonlinear Transconductance-Capacitor Approach For implementation of the loop filter in Fig. 2, many proposals that use linear transconductance-capacitance (gm-C) structure and work in the voltage-mode have been reported [4], [7]. Fig. 3 shows a single ended diagram of a gm-C voltage-mode second-order filter based on (9). The current-mode technique employed in this work offers some important advantages over the voltage-mode technique; for example the circuits designed based on current-mode can operate at lower voltages and consume lower powers [1], [2]. The state-space equations of transfer function (9) in current-mode are: $$\begin{cases} T \dot{I_1} = I_{in} \\ T I_{out} = 1.5I_{in} + I_1 \end{cases}$$ (10) where $I_1$ is internal state space variable and $I_{in}$ and $I_{out}$ are the input and output signals. To exploit a new synthesis method for current-mode log-domain systems, by employing the I-V relationship of FG-MOS transistor in the weak inversion region explained in next section, the following logarithmic mapping is applied to the current variables [3], [8], [9]: $$I = I_b \exp\left(\frac{V - V_{ref}}{2nU_T}\right) \tag{11}$$ where $U_T$ is the thermal potential, n is the subthreshold slope, $V_{ref}$ is a constant voltage, $I_b$ is a constant current, and V is the voltage variable which is the logarithmic mapping of current variable I. It can be shown that, substituting (11) into (10) results [9]: Fig. 3 Single ended diagram of a gm-C second-order filter [4] $$\begin{cases} \dot{V_1} = \frac{2nU_T}{T} \exp\left(\frac{V_{in} - V_1}{2nU_T}\right) \\ \dot{V}_{out} = \frac{3nU_T}{T} \exp\left(\frac{V_{in} - V_{out}}{2nU_T}\right) + \frac{2nU_T}{T} \exp\left(\frac{V_1 - V_{out}}{2nU_T}\right) \end{cases}$$ (12) in which, the voltage state variables $V_1$ , $V_{in}$ and $V_{out}$ are nonlinearly mapping of the current state variables $I_1$ , $I_{in}$ and $I_{out}$ , respectively. In order to implement dynamic term of voltage state variable $V_1$ , $\dot{V_1}$ , capacitors $C_1$ is employed. In a similar way, to implement dynamic term of the output voltage $V_{out}$ , $\dot{V}_{out}$ , capacitor $C_2$ is used. In such case, multiplication both sides of first equation of (12) by capacitor $C_1$ and second equation by capacitor $C_2$ , and then using capacitor equation $I_c = C \frac{dV_c}{dt}$ , this set of equations can be expressed as: $$\begin{cases} I_{c,1} = I_{bT} \exp\left(\frac{V_{in} - V_1}{2nU_T}\right) \\ I_{c,2} = I_{bT} \exp\left(\frac{V_{in} - V_{out}}{2nU_T}\right) + I_{bT} \exp\left(\frac{V_1 - V_{out}}{2nU_T}\right) \end{cases}$$ $$(13)$$ in which, $I_{c,1}$ and $I_{c,out}$ are current capacitors of capacitors $C_1$ and $C_2$ , respectively. Also, the bias current $I_{bT}$ is defined as follows: $$I_{bT} = \frac{2U_T C}{T} \tag{14}$$ For circuit implementation of the loop filter in current-mode, the nonlinear transconductance $G_m(V_i, V_j)$ is defined as following [8]: $$G_m(V_i, V_j) = I_{bij} \exp\left(\frac{V_i - V_j}{2nU_T}\right)$$ (15) By this definition the output current of the nonlinear transconductance as obtained as: $$I_{ij} = G_m(V_i, V_j) \tag{16}$$ and using (16) into (13), it can be rewritten as follows: $$\begin{cases} I_{c,1} = G_{10}(V_{in}, V_1) \\ I_{c,out} = G_{20}(V_{in}, V_{out}) + G_{21}(V_1, V_{out}) \\ I_{in} = G_{00}(V_{in}, V_{ref}) \\ I_{out} = G_{22}(V_{out}, V_{ref}) \end{cases}$$ (17) Equation (17) demonstrate that the current-mode nonlinear transconductance-capacitor (Gm-C) realization of the loop filter can be obtained, using its equivalent voltage-mode linear transconductance-capacitor (gm-C) realization, just by replacing the linear transconductance $g_{ij}$ having input node iand output node j $(i, j \in \{1, in, out\})$ in the $g_m$ -C realization by transconductance $G_m(V_i, V_i)$ . nonlinear resulting proposed synthesis has some advantages, such as: regularity and generality, because it keeps the conventional transconductance-capacitor $(g_m-C)$ invariant; simplicity, because complexity is regardless of the system size. Also, as it extracted by simple substitution, it preserves the LTI topology. In addition, it allows to readily relation between compressed variables and their counterparts in an externally equivalent linear implementation [3]. Fig. 4 shows the single ended diagram of the second-order filter based on nonlinear transconductance $G_m$ . In the next section first the implementation of the nonlinear transconductance $G_{ij}$ is presented, then for designing a fully-differential second order sigma-delta modulator the proposed nonlinear transconductance-capacitor structure $(G_m-C)$ is employed. #### III. CIRCUIT DESIGN Fig. 5 shows a fully differential structure for a second-order sigma-delta modulator that consists of a fully-balanced current-mode loop filter, a quantizer and two NRZ DACs [10]. Implementation of these subcircuits and also the nonlinear transconductance $G_{ij}$ are discussed in this section. #### A. Nonlinear Transconductance A good choice for circuit design of loop filter is using FG-MOS transistors that operate in weak inversion. A FG-MOS transistor with N input voltages consists of a floating gate electrode extended over the channel and N input gates located over the floating gate. In other words, the FG-MOS transistor is a MOS transistor with an isolated gate that capacitively coupled to the inputs[1]. Fig. 6 shows the symbol diagram and equivalent circuit of the transistor with 2 input voltages. The drain current of a N-type FG-MOS transistor in weak inversion region is given by [11]: $$I_d = I_s \exp(\frac{V_{FG}}{nU_T}) \tag{18}$$ Fig. 4 Single ended diagram of the second-order filter based on nonlinear transconductance $G_m$ where $U_T$ stands for the thermal potential, $I_s$ is a device dependent coefficient, n represents the subthreshold slope and $V_{FG}$ is voltage of floating gate electrode Applying charge conservation law, the voltage at the floating gate with two equal input capacitances, which is used in this work, is obtained by: $$V_{FG} = w_1 V_1 + w_2 V_2 + \frac{C_{gd}}{C_c} V_{gd} + \frac{C_{gs}}{C_c} V_{gs} + \frac{C_{gb}}{C_c} V_{gb} + \frac{Q_{fg}}{C_c}$$ (19) $V_i$ is the *i*-th input gate voltage $(i \in \{1,2\})$ , $C_t$ is the sum of capacitors that are connected to the floating-gate, $C_{gd}$ , $C_{gs}$ , $C_{gb}$ are the parasitic capacitors between the floating gate and the drain, source and bulk, respectively, $Q_{fg}$ is residual charge trapped at the floating gate during fabrication process (This latter charge can be made negligible by using the technique described in [12]) and $w_i$ is input capacitance ratio of *i*-th input gate, and is defined as: $$w_i = \frac{C_i}{C_t} \tag{20}$$ in which $C_i$ is the input capacitance between the floating gate and the *i*-th input gate. From (20) it is evident that the input capacitance ratios of FG-MOS transistor with two equal input capacitances are 1/2 ( $w_i = 1/2$ ). If the sum of input capacitances is much larger than parasitic capacitances, i.e., $$C_1 + C_2 >> C_{gd}, C_{gs}, C_{gb}$$ (21) then using (19), the voltage at floating gate with two equal input capacitances can be approximated by: $$V_{FG} \cong \frac{1}{2}V_1 + \frac{1}{2}V_2 \tag{22}$$ Substituting (22) into (18), the drain current of a N-type FG-MOS transistor, with two equal input capacitances, is as follows: Fig. 5 A fully-differential current-mode second-order sigma-delta modulator Fig. 6 Symbol diagram (left) and equavalent circuit (right) of a N-type FG-MOS transistor $$I_d = I_s \exp\left(\frac{V_1 + V_2}{2nU_T}\right) \tag{23}$$ Fig. 7 shows the FG-MOS implementation of the nonlinear transconductance $G_m(V_i, V_j)$ . Using (23), the drain currents of transistors M1 and M2 in this Figure are obtained as: $$I_{ij} = I_s \exp\left(\frac{V_{i} + V_{cm}}{2nU_T}\right) \tag{24}$$ $$I_{bij} = I_s \exp\left(\frac{V_j + V_{cm}}{2nU_T}\right) \tag{25}$$ and dividing (24) by (25) results: $$I_{ij} = I_{bij} \exp\left(\frac{V_i - V_j}{2nU_T}\right) \tag{26}$$ Comparing (26) with (15) shows that, the circuit of Fig. 7 can be used for the nonlinear transconductance $G_m$ defined in the preceding section. As Fig. 7 shows, the proposed nonlinear transconductor circuit is designed just by using of two FG-MOS transistors, so, the number of components in the proposed circuit is much less than transconductances that reported before [4]-[7]. Also the source of transistors is connected to the substrate, so the body effect is eliminated. In addition, the transistors are operating in weak inversion; therefore this circuit can work in low-power, low-voltage and wide dynamic range. This Figure reveals that, the minimum supply voltage of the circuit is one $V_{gs}$ plus one $V_{ds}$ and since extra biasing current and voltage are not needed, the static power consumption is low. Fig. 8 shows the complete circuit diagram of the proposed second-order loop filter. As the Figure shows the circuit consists of two single ended second-order loop filters (p-half filter and n-half filter) and two common mode feedback (CMFB) circuits. Fig. 7 Circuit diagram of the proposed transconductance Loop Filter Circuit In p-half of the Figure (upper side), transistors M1, M2, current mirror transistors M9, M10, and current source $I_{b10,p}$ (= $I_{bT}$ ) form transconductance $G_{10}$ . Transistors M3-M6, current mirror transistors M11, M12 and current sources $I_{b20,p}$ (= 1.5 $I_{bT}$ ), $I_{b21,p}$ (= $I_{bT}$ ) are used for nonlinear transconductances G<sub>20</sub> and G<sub>21</sub>. For implementation of G<sub>00</sub>, transistor M7 and current sources $I_{b00,p} (= I_b)$ are employed. Transistor M8 and current source $I_{b22,p} (= I_b)$ form nonlinear transconductance G<sub>22</sub>. In n-half of the Figure (lower side), the rules of transistors M13-M24 are similar to those of M1-M12 in p-half of the Figure. Instead of comparing the output currents of the two n-half and p-half circuits, the related capacitance voltages of these two outputs are used as the inputs of the comparator, which has the advantage of eliminating the two nonlinear transconductanes $G_{22}$ of the two half circuits. As the Fig. 8 shows besides two single ended diagrams of the second-order filter, two common mode feedback (CMFB) circuits are also used for the circuit of fully-balanced loop filter. Without these CMFBs the capacitors of the filter can not be discharged. The CMFB circuit and the technique used to solve above problem adopted from [13]. Each capacitor of each half circuit is discharged by using of the counterpart state variable in the other half circuit. The extra branches do not affect the overall differential transfer function of the filter described in (10) with output current $I_{out} \left(= I_{outp} - I_{outn}\right)$ and input current $I_{in} \left(= I_{inp} - I_{inn}\right)$ . Using the state-space equations (10) for two n-half and p-half filters and then subtraction of the extra terms caused by discharge $\left(\frac{I_{1p} \cdot I_{1n}}{I_{b2}}\right)$ and $\frac{I_{2p} \cdot I_{2n}}{I_{b2}}$ , it results: $$\begin{cases} T\,I_{1p}^{'}=I_{inp}-\frac{I_{1p}\cdot I_{1n}}{I_{b2}}\\ T\,I_{outp}^{'}=1.5I_{inp}+I_{1p}-\frac{I_{2p}\cdot I_{2n}}{I_{b2}} \end{cases} \qquad \text{for n-half filter}$$ $$\begin{cases} T \, I_{1n}^{\cdot} = I_{inn} - \frac{I_{1p} \cdot I_{1n}}{I_{b2}} \\ T \, I_{outn}^{\cdot} = 1.5 I_{inn} + I_{1n} - \frac{I_{2p} \cdot I_{2n}}{I_{b2}} \end{cases}$$ for p-half filter (27) in which subscripts *p* and *n* refer to the p-half and n-half filters. Transistors M25, M26 form the extra branch of the CMFB circuit for the first state variable and transistors M27-M28 form the extra branch of the CMFB circuit for the second state-variable. Fig. 8 Complete circuit diagram of the proposed loop filter # B. The Quantizer and D/A Converter Fig. 9 shows the circuits of the one bit quantizer and the one bit D/A converter. As shown in Fig. 9a the quantizer is a one bit comparator, followed by a D-latch. The input stage of the comparator consists of a differential input transistor pair loaded by a cross coupled PMOS transistors. The comparator is reset during the reset phase by connection of the output nodes to the $V_{dd}$ . The inputs of the comparator, $V_p$ and $V_n$ , are the capacitance voltages that are controlled by the output currents of the n-circuit and p-circuit. Fig. 9b shows the one bit D/A converter that consists of a current source $I_{ref}$ and two switches q and $\overline{q}$ . The output of the quantizer controls the switches and the current $I_{ref}$ is directed through the switches [14]. When switch q is turned on, the reference current $I_{ref}$ flows in the $I_{D/Ap}$ branch and when switch q is turned off, the current flows in the $I_{D/An}$ branch. Fig. 9 a) one bit quantizer b) one bit D/A converter #### IV. SIMULATION RESULTS The proposed modulator was simulated by HSPICE with TSMC 0.18um CMOS process parameters. The circuit of modulator was simulated using HSPICE with TSMC 0.35um CMOS process. $V_{dd} = 1V$ , $C_{1p} = C_{1n} = C_{2p} = C_{2n} = 50pF$ , $I_b = I_{bT} = 100nA$ , $I_{b2} = 200nA$ and $V_{ref} = 0.75V$ were employed. The aspect ratios of the NMOS and PMOS transistors for loop filter and D/A were 20um/2um and 40um/2um, respectively. For the quantizer, the aspect ratios of the NMOS and PMOS transistors were 0.4um/0.4um and 1.6um/0.4um, respectively. For all FG-MOS transistors, the value of the input capacitance ratio was assumed ½, the aspect ratios of them were 20um/2um and also the model of reference [15] is used. The output data of the modulator was collected by HSPICE; then by MATLAB, FFT with hanning window for 2<sup>13</sup> points was used to evaluate power spectral density (PSD) and signal to noise ratio (SNR). Fig. 10 shows the modulator output power spectrum for the sinusoidal input signal with frequency of 122Hz and magnitude 70.7nA (-3dBFS). The clock frequency was set to 0.1MHz. The SNR (including distortion) vs. input is shown in Fig. 11. Here also, the input is 122Hz sinusoidal and the clock frequency was set to 0.1MHz. The oversampling ratio (OSR), defined as [16]: $$OSR = \frac{f_s}{2BW} \tag{28}$$ was 64. As the figure shows the maximum SNR is 62dB, therefore the bit resolution, defined as [16]: $$Bit \ resolution = \frac{SNR(dB) - 1.76}{6.02} \tag{29}$$ is 10 bit for the proposed modulator. Simulation results showed the power consumption of less than 80uW for the maximum accepted input current (100nA). The characteristics of the proposed second-order continuoustime sigma-delta modulator are summarized in Table I. To provide more insight into the technique proposed here, a comparison was made with formerly reported low voltage/low power sigma delta modulators in Table II. #### V. CONCLUSION A low power/voltage fully differential second-order sigma delta modulator circuit that employs FG-MOS transistors for nonlinear transconductance is presented. The circuit work in current-mode and with low circuit complexity. Simulation results of a sigma delta converter, constructed based on the proposed nonlinear transconductance, show that the technique is promising and can be used in biomedical applications. Fig. 10 Power spectrum of the second-order modulator a) out of bandwidth b) in bandwidth Fig. 11 Signal-to-Noise vs. input amplitude TABLE I CIRCUIT CHARACTERISTICS | Supply Voltage | 1 V | | |----------------------------|------------|--| | Power Consumption | < 80 uW | | | Technology | 0.35u CMOS | | | Max. Signal-to-Noise Ratio | 62 dB | | | Sampling Frequency | 100 kHZ | | | Order of Modulator | 2nd | | | Bit resolution | 10bit | | | Oversampling Ratio | 64 | | | Number of Sampling | 8192 | | TABLE II COMPARISON WITH FORMER SIGMA-DELTA MODULATORS | COMPARISON WITH FORMER SIGMA-DELTA MODULATORS | | | | | | |-----------------------------------------------|-----------|-----------|-----------|-----------|--| | Parameter | Ref. [17] | Ref. [18] | Ref. [19] | This Work | | | Year | 2007 | 2006 | 2005 | - | | | Technology | 0.18u | 0.18u | 0.18u | 0.35u | | | Supply Voltage | 1.8V | 0.8V | 1.8V | 1V | | | Power Consumption | 38mW | 180uW | 400uW | <80uW | | | Band Width | 50kHz | 5kHz | 4kHz | 1kHz | | | SNR | 85.76dB | 60dB | 67.8dB | 62dB | | #### REFERENCES - [1] C. A. D. E. La Croz-Blas, A. J. Lopez-Martin and A. Carlosena, "1.2V 5μw class-AB CMOS log-domain integrator with multi decade tuning," *IEEE. Trans. Circuits Syst. II, Analog Digit. Signal process.* vol. 52, no.10, pp. 665-668, Oct. 2005. - [2] D. Payton and C. Enz, "A micro power class-AB CMOS Log-domain filter for DECT applications," *IEEE J. solid-State Circuits*, vol. 36, no. 7, pp. 1067-1075, Jul. 2001. - [3] E. Farshidi, "A Micropower Current-Mode Sigma-Delta Modulator for Biomedical Applications," Presented in the 17th IEEE Signal Process. and Communications Application Conference, SIU'09, pp. 856-859, Antalya, Turkey, April 2009. - [4] O. Shoaei and W. M. Snelgrove, "Design and implementation of a tunable 40MHz-10Mhz Gm-C band pass Delta-Sigma modulator," *IEEE Transactions on Circuits and Systems-II*, vol. 44, no. 7, pp. 521-530. Jul. 1997. - [5] S. R. Norsworthy, R. Schreier, and G. C. Themes, *Delta-Sigma Data Converters*, Piscataway, NJ: IEEE Press, 1996. - [6] J. H. Nielsen, E. Bruun, "A low-power 10-bit continuous-time CMOS Sigma-Delta A/D converter," ISCAS Proceedings of the 2004 International Symposium on, Vol. 1, May 2004. - [7] J. A. Cherry, Theory, practice, and fundamental performance limits of high-speed data conversion using continuous-time delta-sigma modulator, Ph.D. thesis, Carleton University, Ottawa, Ontario, Canada, Nov. 1998. - [8] E. Farshidi, S. M. Sayedi, "A Second-order Low Power Current-Mode Continuous-Time Sigma-Delta Modulator," ASICON'07, Proceedings of the 7<sup>th</sup> IEEE International Conference on ASIC, Guilin, China, pp. 293-296, Oct. 2007. - [9] E. Farshidi, Analysis and Design of Current-Mode Companding Circuits, Examining their Nonlinear Behavior and Application in Data Converters, Ph.D. Thesis, Isfahan University of Technology, Iran, Mar. 2008. - [10] H. Aboushady and M. M. Louerat, "Low-power design of low-voltage current-mode integrators for continuous-time sigma-delta modulators," *IEEE International Symposium on Circuits and Systems*, *ISCAS'01*, Sydney, Australia, May 2001. - [11] C. C. Enz, F. Krummenacher, and E. A. Vittoz, "An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications," *Journal of Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers*, vol. 8, no. 1, pp. 83–114, 1995. - [12] E. O. Rodriguez-villegas and H. Barnes, "Solution to trapped charge in FGMOS transistors," *Electron. Lett.*, vol. 39, pp. 1416-1417, Sep. 2003 - [13] E. Seevinck, "Companding current-mode integrator: A new circuit principle for continuous-time monolithic filters," *Electron. Lett.*, vol. 26, no. 24, pp. 2046–2047, Nov. 1990. - [14] G. M. Sung D. A. Yao K. H. Chang S. R. Yao "A Second-Order Sigma-Delta Modulator with Switched-Current Memory Cell for Closed-Loop Motor Control System," 37<sup>th</sup> IEEE Publication International Symposium on Power Electronics Specialist Conference, PESC'06, Jeju, Korea, June 2006. - [15] J. Ramirez-Angulo, G. Gonzalez-Atamirano, S. C. Choi, "Modeling multiple-Input floating gate transistors for analog signal processing," in IEEE Int. Symp. Circuits Syst., ISCAS'97, vol. 4, pp. 2020-2023, 1997. - [16] D. Johns and K. Martin, "Analog Integrated Circuit Design", John Wiley & Sons, 1997. - [17] A. Agah, K. Vleugels, P. B. Griffin, M. Ronaghi, J. D. Plummer, and B. A.Wooley, "A high-resolution low-power oversampling ADC with extended- range for bio-sensor arrays," in 2007 IEEE VLSI Circuits Symp., pp. 244–245, Jun. 14–16, 2007. - [18] S. Y. Lee and C. J. Cheng, "A low-voltage and low-power adaptive switched-current sigma–delta ADC for bio-acquisition microsystems," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 53, no. 12, pp. 2628– 2636, Dec. 2006. - [19] H.-Y. Lee, C.-M. Hsu, S.-C. Huang, Y.-W. Shih, and C.-H. Luo, "Designing low power of sigma delta modulator for biomedical application," *Biomed. Eng. Applicat., Basis, Commun.*, no. 18, pp. 181–185, August 2005. Ebrahim Farshidi was born in Shoushtar, Iran, in 1973. He received the B.Sc. degree in 1995 from Amir Kabir University, Iran, the M.Sc. degree in 1997 from Sharif University, Iran and the Ph. D. degree in 2008 from electrical engineering at IUT, Iran, all in electronic engineering. He worked for Karun Pulp and Paper Company during 1997–2002. From 2002 he has been with shahid chamran university, Ahvaz, where he is currently an assistant professor in the Department of Electrical Engineering. He is author of more than 18 technical papers in electronics. His areas of interest include current-mode circuits design, low power VLSI circuits, and data converters.